000 | 03380nam a22004815i 4500 | ||
---|---|---|---|
001 | 978-1-84628-274-4 | ||
003 | DE-He213 | ||
005 | 20161121231155.0 | ||
007 | cr nn 008mamaa | ||
008 | 100301s2007 xxk| s |||| 0|eng d | ||
020 |
_a9781846282744 _9978-1-84628-274-4 |
||
024 | 7 |
_a10.1007/1-84628-274-8 _2doi |
|
050 | 4 | _aTK7876-7876.42 | |
072 | 7 |
_aTJFN _2bicssc |
|
072 | 7 |
_aTEC024000 _2bisacsh |
|
072 | 7 |
_aTEC030000 _2bisacsh |
|
082 | 0 | 4 |
_a621.3 _223 |
245 | 1 | 0 |
_aHigh-performance Packet Switching Architectures _h[electronic resource] / _cedited by Itamar Elhanany, Mounir Hamdi. |
264 | 1 |
_aLondon : _bSpringer London, _c2007. |
|
300 |
_aXIV, 230 p. 111 illus. _bonline resource. |
||
336 |
_atext _btxt _2rdacontent |
||
337 |
_acomputer _bc _2rdamedia |
||
338 |
_aonline resource _bcr _2rdacarrier |
||
347 |
_atext file _bPDF _2rda |
||
505 | 0 | _aArchitectures of Internet Switches and Routers -- Theoretical Performance of Input-queued Switches using Lyapunov Methodology -- Adaptive Batch Scheduling for Packet Switching with Delays -- Geometry of Packet Switching: Maximal Throughput Cone Scheduling Algorithms -- Fabric on a Chip: A Memory-management Perspective -- Packet Switch with Internally Buffered Crossbars -- Dual Scheduling Algorithm in a Generalized Switch: Asymptotic Optimality and Throughput Optimality -- The Combined Input and Crosspoint Queued Switch -- Time-Space Label Switching Protocol (TSL-SP) -- Hybrid Open Hash Tables for Network Processors. | |
520 | _aInternet traffic is increasing at a rate of at least 200% per year. The world’s largest Internet Service Provider has recently stated that it expects traffic capacity on its regional trunks to grow to a 1-10 petabit range over the next four to five years. Wavelength division multiplexing (WDM), long-haul fiber-optic links and high-capacity all-optical circuit switches are now being employed at the Internet core to process such massive traffic, consequently creating a demand for novel high-performance packet switching technologies (IP routers, ATM switches, and Ethernet Switches) which feed the optical core. Over the last ten years, tremendous technological advances have taken place in order to achieve these objectives. High-performance Packet Switching Architectures is the first book to cover these advances in a comprehensive one-volume survey. The book’s editors have brought together contributions from leading researchers in industry and universities, yielding an integrated coverage of the state-of-the-art in packet-switching technologies. A mix of theoretical and practical material allows the book to act an essential reference for researchers in academia as well as industrial engineers. | ||
650 | 0 | _aEngineering. | |
650 | 0 | _aElectrical engineering. | |
650 | 0 | _aMicrowaves. | |
650 | 0 | _aOptical engineering. | |
650 | 1 | 4 | _aEngineering. |
650 | 2 | 4 | _aMicrowaves, RF and Optical Engineering. |
650 | 2 | 4 | _aCommunications Engineering, Networks. |
650 | 2 | 4 | _aElectrical Engineering. |
700 | 1 |
_aElhanany, Itamar. _eeditor. |
|
700 | 1 |
_aHamdi, Mounir. _eeditor. |
|
710 | 2 | _aSpringerLink (Online service) | |
773 | 0 | _tSpringer eBooks | |
776 | 0 | 8 |
_iPrinted edition: _z9781846282737 |
856 | 4 | 0 | _uhttp://dx.doi.org/10.1007/1-84628-274-8 |
912 | _aZDB-2-ENG | ||
950 | _aEngineering (Springer-11647) | ||
999 |
_c509642 _d509642 |