Welcome to P K Kelkar Library, Online Public Access Catalogue (OPAC)

Normal view MARC view ISBD view

Interconnect Noise Optimization in Nanometer Technologies

By: Elgamel, Mohamed A [author.].
Contributor(s): Bayoumi, Magdy A [author.] | SpringerLink (Online service).
Material type: materialTypeLabelBookPublisher: Boston, MA : Springer US, 2006.Description: XIX, 137 p. online resource.Content type: text Media type: computer Carrier type: online resourceISBN: 9780387293660.Subject(s): Engineering | Computer hardware | Computer-aided engineering | Electrical engineering | Electronic circuits | Engineering | Circuits and Systems | Computer Hardware | Computer-Aided Engineering (CAD, CAE) and Design | Electrical EngineeringDDC classification: 621.3815 Online resources: Click here to access online
Contents:
Noise Analysis and Design in Deep Submicron -- Interconnect Noise Analysis and Optimization Techniques -- Crosstalk Noise Analysis in Ultra Deep Submicrometer Technologies -- Minimum Area Shield Insertion for Inductive Noise Reduction -- Spacing Algorithms for Crosstalk Noise Reduction -- Post Layout Interconnect Optimization for Crosscoupling Noise Reduction -- 3D Integration -- EDA Industry Tools: State of the ART.
In: Springer eBooksSummary: Interconnect has become the dominating factor in determining system performance in nanometer technologies. Dedicated to this subject, Interconnect Noise Optimization in Nanometer Technologies provides insight and intuition into layout analysis and optimization for interconnect in high speed, high complexity integrated circuits. The authors bring together a wealth of information presenting a range of CAD algorithms and techniques for synthesizing and optimizing interconnect. Practical aspects of the algorithms and the models are explained with sufficient details. The book investigates the most effective parameters in layout optimization. Different post-layout optimization techniques with complexity analysis and benchmarks tests are provided. The impact crosstalk noise and coupling on the wire delay is analyzed. Parameters that affect signal integrity are also considered.
    average rating: 0.0 (0 votes)
Item type Current location Call number Status Date due Barcode Item holds
E books E books PK Kelkar Library, IIT Kanpur
Available EBK8778
Total holds: 0

Noise Analysis and Design in Deep Submicron -- Interconnect Noise Analysis and Optimization Techniques -- Crosstalk Noise Analysis in Ultra Deep Submicrometer Technologies -- Minimum Area Shield Insertion for Inductive Noise Reduction -- Spacing Algorithms for Crosstalk Noise Reduction -- Post Layout Interconnect Optimization for Crosscoupling Noise Reduction -- 3D Integration -- EDA Industry Tools: State of the ART.

Interconnect has become the dominating factor in determining system performance in nanometer technologies. Dedicated to this subject, Interconnect Noise Optimization in Nanometer Technologies provides insight and intuition into layout analysis and optimization for interconnect in high speed, high complexity integrated circuits. The authors bring together a wealth of information presenting a range of CAD algorithms and techniques for synthesizing and optimizing interconnect. Practical aspects of the algorithms and the models are explained with sufficient details. The book investigates the most effective parameters in layout optimization. Different post-layout optimization techniques with complexity analysis and benchmarks tests are provided. The impact crosstalk noise and coupling on the wire delay is analyzed. Parameters that affect signal integrity are also considered.

There are no comments for this item.

Log in to your account to post a comment.

Powered by Koha